Fig. 1 Functional Block Diagram ASNT8130-PQC is a high-speed, low-power divider by-2 and by-4 with increased sensitivity. The part shown in Fig. 1 accepts a CML input clock signal (cp/cn) with the speed from DC to maximum operational frequency and provides clean 50% duty cycle output signals with divided-by-2 (c2p/c2n) and divided-by-4 (c4p/c4n) frequency. The … Continue reading ASNT8130-PQC
Copy and paste this URL into your WordPress site to embed
Copy and paste this code into your site to embed